首站-论文投稿智能助手
典型文献
A simplified hardware-friendly contour prediction algorithm in 3 D-HEVC and parallelization design
文献摘要:
After the extension of depth modeling mode 4 ( DMM-4 ) in 3 D high efficiency video coding (3D-HEVC), the computational complexity increases sharply,which causes the real-time perform-ance of video coding to be impacted. To reduce the computational complexity of DMM-4, a simpli-fied hardware-friendly contour prediction algorithm is proposed in this paper. Based on the similarity between texture and depth map, the proposed algorithm directly codes depth blocks to calculate edge regions to reduce the number of reference blocks. Through the verification of the test sequence on HTM16 . 1 , the proposed algorithm coding time is reduced by 9 . 42% compared with the original al-gorithm. To avoid the time consuming of serial coding on HTM, a parallelization design of the pro-posed algorithm based on reconfigurable array processor ( DPR-CODEC) is proposed. The parallel-ization design reduces the storage access time, configuration time and saves the storage cost. Veri-fied with the Xilinx Virtex 6 FPGA, experimental results show that parallelization design is capable of processing HD 1080p at a speed above 30 frames per second. Compared with the related work, the scheme reduces the LUTs by 42. 3%, the REG by 85. 5% and the hardware resources by 66. 7%. The data loading speedup ratio of parallel scheme can reach 3. 4539. On average, the different sized templates serial/parallel speedup ratio of encoding time can reach 2. 446.
文献关键词:
作者姓名:
JIANG Lin;DUAN Xueyao;XIE Xiaoyan
作者机构:
Laboratory of Integrated Circuit Design,Xi'an University of Science and Technology,Xi'an 710054,P.R.China;College of Safety Science and Engineering,Xi'an University of Science and Technology,Xi'an 710054,P.R.China;School of Computer,Xi'an University of Posts and Telecommunications,Xi'an 710121,P.R.China
引用格式:
[1]JIANG Lin;DUAN Xueyao;XIE Xiaoyan-.A simplified hardware-friendly contour prediction algorithm in 3 D-HEVC and parallelization design)[J].高技术通讯(英文版),2022(04):392-400
A类:
simpli,HTM16,CODEC,Veri
B类:
simplified,hardware,friendly,contour,prediction,algorithm,HEVC,parallelization,design,After,extension,depth,modeling,DMM,high,efficiency,video,computational,complexity,increases,sharply,which,causes,real,perform,ance,impacted,To,proposed,this,paper,Based,similarity,between,texture,map,directly,codes,blocks,calculate,edge,regions,number,reference,Through,verification,test,sequence,reduced,by,compared,original,avoid,consuming,serial,reconfigurable,array,processor,DPR,reduces,storage,access,configuration,saves,cost,Xilinx,Virtex,FPGA,experimental,results,show,that,capable,processing,HD,1080p,above,frames,second,Compared,related,work,scheme,LUTs,REG,resources,data,loading,speedup,can,reach,On,average,different,sized,templates,encoding
AB值:
0.502993
相似文献
机标中图分类号,由域田数据科技根据网络公开资料自动分析生成,仅供学习研究参考。